FPGA acceleration of bit-true simulations for word-length optimization.

dc.centroE.T.S.I. Informáticaes_ES
dc.contributor.authorHormigo-Aguilar, Javier
dc.contributor.authorCaffarena, Gabriel
dc.date.accessioned2024-07-11T10:26:59Z
dc.date.available2024-07-11T10:26:59Z
dc.date.issued2021
dc.departamentoArquitectura de Computadores
dc.description.abstractThe end of Moore's law and the arrival of new highly demanding applications have awakened the interest in exploring different number representation formats and also combining them to implement domain-specific accelerators. Typically used in DSP applications, word-length optimization (WLO) allows finding the optimum combination of word-lengths for each signal on a circuit for a given error threshold. In the optimization process, for any word-length combination, the error has to be estimated or computed by bit-true simulation. The latter is widely used since it can be applied to any type of system. However, simulation is very time-consuming, and the WLO becomes an extremely long process. This paper proposes a methodology based on a WLO-wise hardware architecture that speeds up WLO significantly. In our approach, the target datapath is implemented on an FPGA with a “precision limiter” on each selected signal. This architecture allows performing bit-true emulation on the FPGA for any given word-length combination without reconfiguring the FPGA; just configuring the limiters, which is a much faster process.es_ES
dc.description.sponsorshipSpanish Ministry of Science, Innovation and Universities through the projects RTI2018-095324-B-I00 and PID2019-105396RBI00, and by Junta de Andalucía through P18-FR-3130 Universidad de Málaga. Campus de Excelencia Internacional Andalucía Tech.es_ES
dc.identifier.citationJ. Hormigo and G. Caffarena, "FPGA acceleration of bit-true simulations for word-length optimization," 2021 IEEE 28th Symposium on Computer Arithmetic (ARITH), Lyngby, Denmark, 2021, pp. 119-122, doi: 10.1109/ARITH51176.2021.00033es_ES
dc.identifier.urihttps://hdl.handle.net/10630/32059
dc.language.isoenges_ES
dc.publisherIEEEes_ES
dc.relation.eventdateseptiembre de 2021es_ES
dc.relation.eventplaceon-linees_ES
dc.relation.eventtitleIEEE 28th Symposium on Computer Arithmetic (ARITH)es_ES
dc.rights.accessRightsopen accesses_ES
dc.subjectMatemáticas computacionaleses_ES
dc.subjectArquitectura de ordenadoreses_ES
dc.subject.otherFPGA accelerationes_ES
dc.subject.otherSignal processinges_ES
dc.subject.otherBit-true simulationes_ES
dc.subject.otherFixed-pointes_ES
dc.subject.otherWord-length optimizationes_ES
dc.titleFPGA acceleration of bit-true simulations for word-length optimization.es_ES
dc.typeconference outputes_ES
dspace.entity.typePublication
relation.isAuthorOfPublication236484d7-a8d7-4e3e-9023-5a01b84c9d5d
relation.isAuthorOfPublication.latestForDiscovery236484d7-a8d7-4e3e-9023-5a01b84c9d5d

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
ARITH2021_FPGA_acceleration_of_bit_true_simulations_for_word_length_optimization_RIUMA.pdf
Size:
206.85 KB
Format:
Adobe Portable Document Format
Description:
articulo aceptado para publicacion
Download

Description: articulo aceptado para publicacion