FPGA acceleration of bit-true simulations for word-length optimization.
| dc.centro | E.T.S.I. Informática | es_ES |
| dc.contributor.author | Hormigo-Aguilar, Javier | |
| dc.contributor.author | Caffarena, Gabriel | |
| dc.date.accessioned | 2024-07-11T10:26:59Z | |
| dc.date.available | 2024-07-11T10:26:59Z | |
| dc.date.issued | 2021 | |
| dc.departamento | Arquitectura de Computadores | |
| dc.description.abstract | The end of Moore's law and the arrival of new highly demanding applications have awakened the interest in exploring different number representation formats and also combining them to implement domain-specific accelerators. Typically used in DSP applications, word-length optimization (WLO) allows finding the optimum combination of word-lengths for each signal on a circuit for a given error threshold. In the optimization process, for any word-length combination, the error has to be estimated or computed by bit-true simulation. The latter is widely used since it can be applied to any type of system. However, simulation is very time-consuming, and the WLO becomes an extremely long process. This paper proposes a methodology based on a WLO-wise hardware architecture that speeds up WLO significantly. In our approach, the target datapath is implemented on an FPGA with a “precision limiter” on each selected signal. This architecture allows performing bit-true emulation on the FPGA for any given word-length combination without reconfiguring the FPGA; just configuring the limiters, which is a much faster process. | es_ES |
| dc.description.sponsorship | Spanish Ministry of Science, Innovation and Universities through the projects RTI2018-095324-B-I00 and PID2019-105396RBI00, and by Junta de Andalucía through P18-FR-3130 Universidad de Málaga. Campus de Excelencia Internacional Andalucía Tech. | es_ES |
| dc.identifier.citation | J. Hormigo and G. Caffarena, "FPGA acceleration of bit-true simulations for word-length optimization," 2021 IEEE 28th Symposium on Computer Arithmetic (ARITH), Lyngby, Denmark, 2021, pp. 119-122, doi: 10.1109/ARITH51176.2021.00033 | es_ES |
| dc.identifier.uri | https://hdl.handle.net/10630/32059 | |
| dc.language.iso | eng | es_ES |
| dc.publisher | IEEE | es_ES |
| dc.relation.eventdate | septiembre de 2021 | es_ES |
| dc.relation.eventplace | on-line | es_ES |
| dc.relation.eventtitle | IEEE 28th Symposium on Computer Arithmetic (ARITH) | es_ES |
| dc.rights.accessRights | open access | es_ES |
| dc.subject | Matemáticas computacionales | es_ES |
| dc.subject | Arquitectura de ordenadores | es_ES |
| dc.subject.other | FPGA acceleration | es_ES |
| dc.subject.other | Signal processing | es_ES |
| dc.subject.other | Bit-true simulation | es_ES |
| dc.subject.other | Fixed-point | es_ES |
| dc.subject.other | Word-length optimization | es_ES |
| dc.title | FPGA acceleration of bit-true simulations for word-length optimization. | es_ES |
| dc.type | conference output | es_ES |
| dspace.entity.type | Publication | |
| relation.isAuthorOfPublication | 236484d7-a8d7-4e3e-9023-5a01b84c9d5d | |
| relation.isAuthorOfPublication.latestForDiscovery | 236484d7-a8d7-4e3e-9023-5a01b84c9d5d |
Files
Original bundle
1 - 1 of 1
Loading...
- Name:
- ARITH2021_FPGA_acceleration_of_bit_true_simulations_for_word_length_optimization_RIUMA.pdf
- Size:
- 206.85 KB
- Format:
- Adobe Portable Document Format
- Description:
- articulo aceptado para publicacion
Description: articulo aceptado para publicacion

