Floating–Point Fused Multiply–Add under HUB Format.
| dc.contributor.author | Hormigo-Aguilar, Javier | |
| dc.contributor.author | Villalba-Moreno, Julio | |
| dc.contributor.author | González-Navarro, Sonia | |
| dc.date.accessioned | 2025-10-06T11:06:19Z | |
| dc.date.available | 2025-10-06T11:06:19Z | |
| dc.date.issued | 2020-06-03 | |
| dc.departamento | Arquitectura de Computadores | es_ES |
| dc.description | https://conferences.ieeeauthorcenter.ieee.org/author-ethics/guidelines-and-policies/post-publication-policies/#accepted | es_ES |
| dc.description.abstract | The Half-Unit-Biased (HUB) format has interesting advantages for implementing floating-point arithmetic which has been proved for the four basic arithmetic operations as well as square root. Nevertheless, although Floating-point Fused Multiply-add (FMA) operation (AxB + C) is one of the most important and complex arithmetic instructions in modern processors, FMA operation for HUB numbers has not been confronted yet. In this paper, we present a design to deal with this operation under HUB format. The key points to turn the conventional FMA architecture into a HUB unit are explained. Comparing the ASIC implementation of a HUB FMA unit with the conventional one, the former reduces the required area and power up to 38% and 35%, respectively, for single-precision. For BFloat16, the HUB FMA increases the speed a 15%, and even then, reduces the area and power by 26% and 12%, respectively. | es_ES |
| dc.identifier.doi | 10.1109/ARITH48897.2020.00010 | |
| dc.identifier.uri | https://hdl.handle.net/10630/40099 | |
| dc.language.iso | eng | es_ES |
| dc.publisher | IEEE | es_ES |
| dc.relation.eventdate | Junio 2020 | es_ES |
| dc.relation.eventplace | Portland, Oregón, USA | es_ES |
| dc.relation.eventtitle | 2020 IEEE 27th Symposium on Computer Arithmetic (ARITH) | es_ES |
| dc.rights.accessRights | open access | es_ES |
| dc.subject | Aritmética computacional | es_ES |
| dc.subject | Arquitectura de ordenadores | es_ES |
| dc.subject.other | FMA | es_ES |
| dc.subject.other | Computer arithmetic | es_ES |
| dc.subject.other | HUB format | es_ES |
| dc.subject.other | Floating point | es_ES |
| dc.title | Floating–Point Fused Multiply–Add under HUB Format. | es_ES |
| dc.type | conference output | es_ES |
| dspace.entity.type | Publication | |
| relation.isAuthorOfPublication | 236484d7-a8d7-4e3e-9023-5a01b84c9d5d | |
| relation.isAuthorOfPublication | e84e469e-87d4-4dcc-a0bf-d73e8abb14f2 | |
| relation.isAuthorOfPublication | 047ee521-a1cb-4839-a050-9cb2cfd62aec | |
| relation.isAuthorOfPublication.latestForDiscovery | 236484d7-a8d7-4e3e-9023-5a01b84c9d5d |
Files
Original bundle
1 - 1 of 1
Loading...
- Name:
- FUML_HUB.pdf
- Size:
- 278.89 KB
- Format:
- Adobe Portable Document Format
- Description:
- Articulo aceptado
Description: Articulo aceptado

