Efficient floating-point givens rotation unit

Loading...
Thumbnail Image

Files

FP_Rgivens_Springer_finalpara RIUMA.pdf (504.06 KB)

Description: Artículo final previo a la edición por parte de la editorial

Identifiers

Publication date

Reading date

Collaborators

Advisors

Tutors

Editors

Journal Title

Journal ISSN

Volume Title

Publisher

Springer

Metrics

Google Scholar

Share

Research Projects

Organizational Units

Journal Issue

Department/Institute

Abstract

High-throughput QR decomposition is a key operation in many advanced signal processing and communication applications. For some of these applications, using floating-point computation is becoming almost compulsory. However, there are scarce works in hardware implementations of floating-point QR decomposition for embedded systems. In this paper, we propose a very efficient high-throughput floating-point Givens rotation unit for QR decomposition. Moreover, the initial proposed design for conventional number formats is enhanced by using the new Half-Unit Biased format. The provided error analysis shows the effectiveness of our proposals and the trade-off of different implementation parameters. We also present FPGA implementation results and a thorough comparison between both approaches. These implementation results also reveal outstanding improvements compared to other previous similar designs in terms of area, latency, and throughput.

Description

This is a post-peer-review, pre-copyedit version of an article published in Circuits, Systems, and Signal Processing.

Bibliographic citation

Collections

Endorsement

Review

Supplemented By

Referenced by