Reducing overheads of dynamic scheduling on heterogeneous chips

dc.centroE.T.S.I. Informáticaes_ES
dc.contributor.authorCorbera-Peña, Francisco Javier
dc.contributor.authorRodríguez, Andrés
dc.contributor.authorAsenjo-Plaza, Rafael
dc.contributor.authorGonzález-Navarro, María Ángeles
dc.contributor.authorVilches Reina, Antonio
dc.contributor.authorGarzarán, María
dc.date.accessioned2015-01-27T10:42:19Z
dc.date.available2015-01-27T10:42:19Z
dc.date.created2015-01
dc.date.issued2015-01-19
dc.departamentoArquitectura de Computadores
dc.description.abstractIn recent processor development, we have witnessed the integration of GPU and CPUs into a single chip. The result of this integration is a reduction of the data communication overheads. This enables an efficient collaboration of both devices in the execution of parallel workloads. In this work, we focus on the problem of efficiently scheduling chunks of iterations of parallel loops among the computing devices on the chip (the GPU and the CPU cores) in the context of irregular applications. In particular, we analyze the sources of overhead that the host thread experiments when a chunk of iterations is offloaded to the GPU while other threads are executing concurrently other chunks on the CPU cores. We carefully study these overheads on different processor architectures and operating systems using Barnes Hut as a study case representative of irregular applications. We also propose a set of optimizations to mitigate the overheads that arise in presence of oversubscription and take advantage of the different features of the heterogeneous architectures. Thanks to these optimizations we reduce Energy-Delay Product (EDP) by 18% and 84% on Intel Ivy Bridge and Haswell architectures, respectively, and by 57% on the Exynos big.LITTLE.es_ES
dc.description.sponsorshipUniversidad de Málaga. Campus de Excelencia Internacional Andalucía Tech.es_ES
dc.identifier.citationhttp://arxiv.org/abs/1501.03336es_ES
dc.identifier.orcidhttp://orcid.org/0000-0002-1570-3863es_ES
dc.identifier.urihttp://hdl.handle.net/10630/8706
dc.language.isoenges_ES
dc.publisherarXiv.org (Cornell University Library)es_ES
dc.relation.eventdate19/01/2015es_ES
dc.relation.eventplaceAmsterdames_ES
dc.relation.eventtitleHIP3ES'2015, Collocated with HiPEAC'2015es_ES
dc.rights.accessRightsopen accesses_ES
dc.subjectArquitectura de ordenadoreses_ES
dc.subject.otherHeterogeneous architecturees_ES
dc.subject.otherDynamic schedulinges_ES
dc.subject.otherAdaptive partitioninges_ES
dc.subject.otherParallel loopes_ES
dc.titleReducing overheads of dynamic scheduling on heterogeneous chipses_ES
dc.typeconference outputes_ES
dspace.entity.typePublication
relation.isAuthorOfPublication8ab59ac8-5b1b-4235-8f6c-b69120dc89e1
relation.isAuthorOfPublication6ea008bf-69ee-4104-a942-2033b5b07ab8
relation.isAuthorOfPublication0857b903-5728-47c9-b298-a203bf081d23
relation.isAuthorOfPublication.latestForDiscovery8ab59ac8-5b1b-4235-8f6c-b69120dc89e1

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
paper.pdf
Size:
955.99 KB
Format:
Adobe Portable Document Format