Mostrar el registro sencillo del ítem

dc.contributor.authorVillalba-Moreno, Julio 
dc.contributor.authorHormigo-Aguilar, Javier 
dc.date.accessioned2017-09-26T09:31:26Z
dc.date.available2017-09-26T09:31:26Z
dc.date.created2017
dc.date.issued2017-09-26
dc.identifier.urihttp://hdl.handle.net/10630/14526
dc.description.abstractUnit-Biased (HUB) is an emerging format based on shifting the representation line of the binary numbers by half unit in the last place. The HUB format is specially relevant for computers where rounding to nearest is required because it is performed simply by truncation. From a hardware point of view, the circuits implementing this representation save both area and time since rounding does not involve any carry propagation. Designs to perform the four basic operations have been proposed under HUB format recently. Nevertheless, the square root operation has not been confronted yet. In this paper we present an architecture to carry out the square root operation under HUB format for floating point numbers. The results of this work keep supporting the fact that the HUB representation involves simpler hardware than its conventional counterpart for computers requiring round-to-nearest mode.es_ES
dc.description.sponsorshipUniversidad de Málaga. Campus de Excelencia Internacional Andalucía Teches_ES
dc.language.isoenges_ES
dc.rightsinfo:eu-repo/semantics/openAccesses_ES
dc.subjectArquitectura de ordenadoreses_ES
dc.subject.otherDigit recurrence square rootes_ES
dc.subject.otherHUB formates_ES
dc.titleFloating Point Square Root under HUB Formates_ES
dc.typeinfo:eu-repo/semantics/conferenceObjectes_ES
dc.centroEscuela de Ingenierías Industrialeses_ES
dc.relation.eventtitleThe 35th IEEE International Conference on Computer Design (ICCD 2017)es_ES
dc.relation.eventplaceNewton, Boston Area, Massachusetts, USAes_ES
dc.relation.eventdate5/11/2017es_ES
dc.cclicenseby-nc-ndes_ES


Ficheros en el ítem

Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo del ítem