Mostrar el registro sencillo del ítem

dc.contributor.authorHormigo-Aguilar, Javier 
dc.contributor.authorVillalba-Moreno, Julio 
dc.date.accessioned2015-06-29T11:22:04Z
dc.date.available2015-06-29T11:22:04Z
dc.date.created2015
dc.date.issued2015-06-29
dc.identifier.urihttp://hdl.handle.net/10630/9975
dc.description.abstractThe upcoming arrival of high dynamic range image and video applications to consumer electronics will force the utilization of floating-point numbers on them. This paper shows that introducing a slight modification on classical floating-point number systems, the implementation of those circuits can be highly improved. For a 16-bit numbers, by using the proposed format, the area and power consumption of a floating-point adder is reduced up to 70% whereas those parameters are maintained for the case of a multiplier.es_ES
dc.description.sponsorshipThis work was supported in part by the Ministry of Education and Science of Spain and Junta of Andalucía under contracts TIN2013-42253-P and TIC-1692, respectively, and Universidad de Málaga.Campus de Excelencia Internacional Andalucía Tech.es_ES
dc.language.isoenges_ES
dc.rightsinfo:eu-repo/semantics/openAccesses_ES
dc.subjectArquitectura de ordenadoreses_ES
dc.subject.otherFloating pointes_ES
dc.subject.otherHUB formates_ES
dc.subject.otherHigh Dynamic Rangees_ES
dc.subject.otherOptimizationes_ES
dc.titleSimplified Floating-Point Units for High Dynamic Range Image and Video Systemses_ES
dc.typeinfo:eu-repo/semantics/conferenceObjectes_ES
dc.centroE.T.S.I. Informáticaes_ES
dc.relation.eventtitle19th IEEE International Symposium on Consumer Electronics ISCE 2015es_ES
dc.relation.eventplaceMadrides_ES
dc.relation.eventdate24 de Junio de 2015es_ES
dc.identifier.orcidhttps://orcid.org/0000-0002-5454-6821es_ES
dc.cclicenseby-nc-ndes_ES


Ficheros en el ítem

Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo del ítem