Aceleración HW con FPGA de la codificación de canal mediante el interfaz PCIe y DMA.

dc.centroE.T.S.I. Telecomunicaciónes_ES
dc.contributor.authorRodríguez Cortés, Luis
dc.contributor.authorEntrambasaguas-Muñoz, José Tomás
dc.contributor.authorMartín-Vega, Francisco-Javier
dc.contributor.authorAguayo-Torres, María del Carmen
dc.date.accessioned2025-10-23T10:11:53Z
dc.date.available2025-10-23T10:11:53Z
dc.date.created2025-03-30
dc.date.issued2025-09-05
dc.departamentoIngeniería de Comunicacioneses_ES
dc.description.abstractHardware acceleration has gained renewed interest recently due to its great potential to solve the computational burdens associated with SW based implementation of real time communication systems. This approach considers SW based implementation of most of the communication functions due to its fast development cycles and great flexibility compared to HW development. However, those functions that are computationally demanding are implemented in HW to greatly reduce the computational time. Due to its iterative nature, channel encoding and decoding is related to high computational costs. This motivated us to develop a solution to this problem by offloading the encoding function to an FPGA. To minimize communication time between the computer and the FPGA, the PCIe interface is used, which achieves high transfer speeds. The results show the encoding of the message both in the computer and in the FPGA, along with their corresponding validation and performance metrics.es_ES
dc.description.sponsorshipMCIN/AEI/10.13039/501100011033es_ES
dc.identifier.urihttps://hdl.handle.net/10630/40423
dc.language.isospaes_ES
dc.relation.eventdate3 al 5 de septiembre de 2025es_ES
dc.relation.eventplaceTarragona, Españaes_ES
dc.relation.eventtitleXL Simposio Nacional de la Unión Científica Internacional de Radioes_ES
dc.rights.accessRightsopen accesses_ES
dc.subjectSistemas de comunicaciones móvileses_ES
dc.subject.otherFPGAes_ES
dc.subject.otherPCIees_ES
dc.subject.otherDMAes_ES
dc.titleAceleración HW con FPGA de la codificación de canal mediante el interfaz PCIe y DMA.es_ES
dc.typeconference outputes_ES
dspace.entity.typePublication
relation.isAuthorOfPublicationf4f194c9-ddcb-4b50-abf2-78d6792a5f8f
relation.isAuthorOfPublication41b342d3-e666-4f74-89b4-177a933a35af
relation.isAuthorOfPublication.latestForDiscoveryf4f194c9-ddcb-4b50-abf2-78d6792a5f8f

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
URSI_Tarragona_2025_Esp.pdf
Size:
434.26 KB
Format:
Adobe Portable Document Format
Description: