Aceleración HW con FPGA de la codificación de canal mediante el interfaz PCIe y DMA.
| dc.centro | E.T.S.I. Telecomunicación | es_ES |
| dc.contributor.author | Rodríguez Cortés, Luis | |
| dc.contributor.author | Entrambasaguas-Muñoz, José Tomás | |
| dc.contributor.author | Martín-Vega, Francisco-Javier | |
| dc.contributor.author | Aguayo-Torres, María del Carmen | |
| dc.date.accessioned | 2025-10-23T10:11:53Z | |
| dc.date.available | 2025-10-23T10:11:53Z | |
| dc.date.created | 2025-03-30 | |
| dc.date.issued | 2025-09-05 | |
| dc.departamento | Ingeniería de Comunicaciones | es_ES |
| dc.description.abstract | Hardware acceleration has gained renewed interest recently due to its great potential to solve the computational burdens associated with SW based implementation of real time communication systems. This approach considers SW based implementation of most of the communication functions due to its fast development cycles and great flexibility compared to HW development. However, those functions that are computationally demanding are implemented in HW to greatly reduce the computational time. Due to its iterative nature, channel encoding and decoding is related to high computational costs. This motivated us to develop a solution to this problem by offloading the encoding function to an FPGA. To minimize communication time between the computer and the FPGA, the PCIe interface is used, which achieves high transfer speeds. The results show the encoding of the message both in the computer and in the FPGA, along with their corresponding validation and performance metrics. | es_ES |
| dc.description.sponsorship | MCIN/AEI/10.13039/501100011033 | es_ES |
| dc.identifier.uri | https://hdl.handle.net/10630/40423 | |
| dc.language.iso | spa | es_ES |
| dc.relation.eventdate | 3 al 5 de septiembre de 2025 | es_ES |
| dc.relation.eventplace | Tarragona, España | es_ES |
| dc.relation.eventtitle | XL Simposio Nacional de la Unión Científica Internacional de Radio | es_ES |
| dc.rights.accessRights | open access | es_ES |
| dc.subject | Sistemas de comunicaciones móviles | es_ES |
| dc.subject.other | FPGA | es_ES |
| dc.subject.other | PCIe | es_ES |
| dc.subject.other | DMA | es_ES |
| dc.title | Aceleración HW con FPGA de la codificación de canal mediante el interfaz PCIe y DMA. | es_ES |
| dc.type | conference output | es_ES |
| dspace.entity.type | Publication | |
| relation.isAuthorOfPublication | f4f194c9-ddcb-4b50-abf2-78d6792a5f8f | |
| relation.isAuthorOfPublication | 41b342d3-e666-4f74-89b4-177a933a35af | |
| relation.isAuthorOfPublication.latestForDiscovery | f4f194c9-ddcb-4b50-abf2-78d6792a5f8f |
Files
Original bundle
1 - 1 of 1
Loading...
- Name:
- URSI_Tarragona_2025_Esp.pdf
- Size:
- 434.26 KB
- Format:
- Adobe Portable Document Format
- Description:

