Configurable Ultra-High-Throughput QRD FPGA Accelerators for small matrices.
| dc.centro | E.T.S.I. Informática | es_ES |
| dc.contributor.author | Hormigo Jiménez, Pablo | |
| dc.contributor.author | Hormigo-Aguilar, Javier | |
| dc.date.accessioned | 2025-12-17T10:17:24Z | |
| dc.date.available | 2025-12-17T10:17:24Z | |
| dc.date.created | 2025 | |
| dc.date.issued | 2025-12-11 | |
| dc.departamento | Arquitectura de Computadores | es_ES |
| dc.description | https://conferences.ieeeauthorcenter.ieee.org/author-ethics/guidelines-and-policies/post-publication-policies/#accepted (24 meses de embargo) | es_ES |
| dc.description.abstract | QR decomposition is an essential operation in matrix algebra that is applicable in many fields, such as signal processing, automatic control, communications, and physics simulations. The QRD computation is the system’s bottleneck in many of these applications. This paper presents a configurable ultra-high-throughput accelerator for FPGAs designed using High-Level Synthesis language. The accelerator is arranged as a 2D-systolic array of Givens rotators based on the CORDIC algorithm. Its dimension can be configured at compilation time to fit the matrix size. Similarly, the degree of parallelism in the rotators can be configured, such as the computation throughput goes from one n × n matrix every 2n clock cycles up to one matrix every clock cycle. | es_ES |
| dc.identifier.doi | 10.1109/DCIS67520.2025.11281919 | |
| dc.identifier.uri | https://hdl.handle.net/10630/41156 | |
| dc.language.iso | eng | es_ES |
| dc.publisher | IEEE | es_ES |
| dc.relation.eventdate | 26-28 Noviembre 2025 | es_ES |
| dc.relation.eventplace | Santander, Cantabria, Spain | es_ES |
| dc.relation.eventtitle | 2025 40th Conference on Design of Circuits and Integrated Systems (DCIS2025) | es_ES |
| dc.relation.projectID | MICIU/AEI/10.13039/501100011033/PID2022-136575OB-I00 | es_ES |
| dc.rights.accessRights | embargoed access | es_ES |
| dc.subject | Algoritmos computacionales | es_ES |
| dc.subject | Factorización de operadores | es_ES |
| dc.subject | Matrices lógicas programables por el usuario | es_ES |
| dc.subject.other | QR decomposition | es_ES |
| dc.subject.other | CORDIC algorithm | es_ES |
| dc.subject.other | High throughput | es_ES |
| dc.subject.other | High-level synthesis | es_ES |
| dc.subject.other | FPGA accelerator | es_ES |
| dc.title | Configurable Ultra-High-Throughput QRD FPGA Accelerators for small matrices. | es_ES |
| dc.type | conference output | es_ES |
| dspace.entity.type | Publication | |
| relation.isAuthorOfPublication | 236484d7-a8d7-4e3e-9023-5a01b84c9d5d | |
| relation.isAuthorOfPublication.latestForDiscovery | 236484d7-a8d7-4e3e-9023-5a01b84c9d5d |
Files
Original bundle
1 - 1 of 1
Loading...
- Name:
- QRD_DCIS2025_RIUMA.pdf
- Size:
- 349.96 KB
- Format:
- Adobe Portable Document Format
- Description:
- Articulo presentado en el congreso
Description: Articulo presentado en el congreso

