Configurable Ultra-High-Throughput QRD FPGA Accelerators for small matrices.

dc.centroE.T.S.I. Informáticaes_ES
dc.contributor.authorHormigo Jiménez, Pablo
dc.contributor.authorHormigo-Aguilar, Javier
dc.date.accessioned2025-12-17T10:17:24Z
dc.date.available2025-12-17T10:17:24Z
dc.date.created2025
dc.date.issued2025-12-11
dc.departamentoArquitectura de Computadoreses_ES
dc.descriptionhttps://conferences.ieeeauthorcenter.ieee.org/author-ethics/guidelines-and-policies/post-publication-policies/#accepted (24 meses de embargo)es_ES
dc.description.abstractQR decomposition is an essential operation in matrix algebra that is applicable in many fields, such as signal processing, automatic control, communications, and physics simulations. The QRD computation is the system’s bottleneck in many of these applications. This paper presents a configurable ultra-high-throughput accelerator for FPGAs designed using High-Level Synthesis language. The accelerator is arranged as a 2D-systolic array of Givens rotators based on the CORDIC algorithm. Its dimension can be configured at compilation time to fit the matrix size. Similarly, the degree of parallelism in the rotators can be configured, such as the computation throughput goes from one n × n matrix every 2n clock cycles up to one matrix every clock cycle.es_ES
dc.identifier.doi10.1109/DCIS67520.2025.11281919
dc.identifier.urihttps://hdl.handle.net/10630/41156
dc.language.isoenges_ES
dc.publisherIEEEes_ES
dc.relation.eventdate26-28 Noviembre 2025es_ES
dc.relation.eventplaceSantander, Cantabria, Spaines_ES
dc.relation.eventtitle2025 40th Conference on Design of Circuits and Integrated Systems (DCIS2025)es_ES
dc.relation.projectIDMICIU/AEI/10.13039/501100011033/PID2022-136575OB-I00es_ES
dc.rights.accessRightsembargoed accesses_ES
dc.subjectAlgoritmos computacionaleses_ES
dc.subjectFactorización de operadoreses_ES
dc.subjectMatrices lógicas programables por el usuarioes_ES
dc.subject.otherQR decompositiones_ES
dc.subject.otherCORDIC algorithmes_ES
dc.subject.otherHigh throughputes_ES
dc.subject.otherHigh-level synthesises_ES
dc.subject.otherFPGA acceleratores_ES
dc.titleConfigurable Ultra-High-Throughput QRD FPGA Accelerators for small matrices.es_ES
dc.typeconference outputes_ES
dspace.entity.typePublication
relation.isAuthorOfPublication236484d7-a8d7-4e3e-9023-5a01b84c9d5d
relation.isAuthorOfPublication.latestForDiscovery236484d7-a8d7-4e3e-9023-5a01b84c9d5d

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
QRD_DCIS2025_RIUMA.pdf
Size:
349.96 KB
Format:
Adobe Portable Document Format
Description:
Articulo presentado en el congreso
Download

Description: Articulo presentado en el congreso